# DV methodology to model scalable/reusable component to handle IO delays/noise/crosstalk in Multilane DDR PHY IF

Paval Mohankumar Joshi IPD Digital Samsung Semiconductor India Research Bengaluru, India payal1.m@samsung.com

Tapas Ranjan Jena IPD Digital Samsung Semiconductor India Research Bengaluru, India tapas.ranjan@samsung.com

Sriram Kazhiyur Sounderrajan

IPD Digital

Samsung Semiconductor India

Research Bengaluru, India

sriram.k.s@samsung.com

Gaurav Kumar IPD Digital Samsung Semiconductor India Research Bengaluru, India gaurav.gk@samsung.com

Somasunder Kattepura Sreenath IPD Digital Samsung Semiconductor India Research Bengaluru, India soma.ks@samsung.com

Abstract—the paper details out modelling a scalable/reusable component which mimics the silicon artifacts like cross-coupling, noise, delay, distortion.

Keywords—IO Delays, Distortion, setup/Hold Time, DDR PHY, Timing

### I. INTRODUCTION

The demand for increased data throughput has resulted in aggressive migration to advanced process technology nodes in order to support higher operating frequencies. As a result of the smaller geometries in advanced technology nodes, the effect of cross coupling at interconnects and buses, delay/distortion of signals traveling on high-speed interconnects need to be analysed to ensure signal integrity.

DDR system consists of Memory Controller, PHY and DRAM devices connected externally on the system board. Information transfer between the controller and off-chip DRAM is handled by the PHY layer of a DDR interface. In order to ensure good data-integrity of the system in silicon, the DV infrastructure needs to be enhanced. The effect of silicon artefacts like cross-coupling, noise, delay, distortion etc. need to be modelled in order to thoroughly verify the functionality of DDRPHY.

## II. DELAY NETWORK MODULE(DNM)

DNM has been developed to enable robust verification. DNM is integrated between PHY and external DRAM memory model (Figure 1) to mimic silicon, board effects. The DNM is completely parameterized and configurable to replicate the behaviour of different DRAM devices in order to enable re-use across multiple projects/protocols. DNM consists of Duty Cycle

(DC) Modulator, IO Delay Module, and Cross talk (X talk) Module, and Setup/Hold Time (IO Damage) Module.



Fig. 1. DV architecture with delay network UVC

## III. IO DELAY MODULE

The PHY consists of Control Path (Clock & Command Address Bus) and Data Path (DQ and DQ Strobe). The contributing factors for the IO delays are as follows.

- DRAM Placement/routing in SoC=>Transport Delay
- External placement of DRAM => Board Delay

DDR placement on DIMM => Relative delay between DQ/DQS & Clock

Randomized delay value, based on PHY and system specifications, is generated by DNM for all control and data (bidirectional) signals. An example of Delayed RAM i/p C is depicted in Figure 2. DNM has provision for controlling the parameterization of each signal in any bus independently. Additionally, the delay values can be changed dynamically during simulation to facilitate rigorous stress testing. The delay

Gowdra Bommanna Chethan IPD Digital Samsung Semiconductor India Research

Bengaluru, India gb.chethan@samsung.com on the data and data strobe signals can be configured independently for both read and write paths.



Fig. 2. Delay insertion

#### IV. CROSS TALK MODULE

The PHY data-bus valid window gets impacted due to crosstalk between different data-bus signals. The cross talk is modelled based on the analysis of the current and neighbouring bit transitions. The calculation is based on mathematical expression which will be user-defined and depends on the application where PHY is used and noise sensitivity of the system. The Damaged\_Ram\_i/p\_C signal (Figure 3) reflects the effect of Cross talk module.



Fig. 3. Damage due to cross talk

## V. SETUP/HOLD TIME MODULE

PHY provides clock along with data and control lines to memory. Apart from cross talk, the valid window reduction can occurs due to Voltage reference (Vref) fluctuation effect etc. Change in valid window width against the permissible limit will result in setup/hold time violation. To replicate this behaviour during simulation and to stress test the setup and hold time violation the DNM corrupts the data using MVL(Multi-Value Levels) signalling - 'X' or 'Z' on both the edges of the valid window. The extent of corruption depends on the eye-opening specifications.



Fig. 4. Setup hold time module

#### VI. DUTY CYCLE MODULATION

In order to stress-test the data sampling algorithm during read/write operations, the duty cycle of data bus and data strobe is randomized. This enables robust and comprehensive verification of the read and write data calibration features with different duty cycle settings. DNM provides control to change the duty cycle on the fly in addition to configurable values support. DNM supports independent controls for read and write paths to facilitate independent and robust testing.



Fig. 5. Duty cycle modulation

#### VII. CONCLUSION

With shrinking time to market timelines, the DV needs to be done with a smarter and modular approach. DNM acts as a plug and play module and plays a crucial role in expediting the DV with real time scenarios. Randomization and parameterization of the delay/damage ranges and other critical parameters results in engineers spending their valuable time on stressing more on Design w.r.t interface timing and debug, rather than reinventing the wheel for different DRAM devices.

DNM is interoperable with all the individual bits of the data line. Detailed log messages enhance the ease of debug. Centring timing checkers and functional coverage reinforces the confidence on the role played by DNM and quality of design as well.

DNM had uncovered quite a few critical bugs in the design. For Ex:

• Calculated delay for one of the rank was applied to the other rank by the DUT. The DNM applied randomized unique delays for different ranks and this resulted in uncovering the DUT issue.

• The PHY applied DQ delay code to DM bus even when the DM /DBI bus was disabled for calibration.

• PHY not asserting delay line overflow bit even with maximum delay.

• DUT failing to calibrate the valid centring position when the damage on both edges were randomized according to spec.

The detailed list of issues captured by the DNM will be covered in the main paper.

## REFERENCES

The DNM was developed in house and external reference for the same will not be applicable apart from the spec.

[1] LPDDR4 JEDEC:

https://www.jedec.org/sites/default/files/docs/JESD209-4.pdf

[2] Duty Cycle: <u>https://en.wikipedia.org/wiki/Duty\_cycle</u>

•

[3] Crosstalk: https://en.wikipedia.org/wiki/Crosstalk